## E85: Digital Design and Computer Architecture

## **Problem Set 4**

1) Reconsider the circuit from PS3, with registers added. What is the minimum clock period for the circuit in the absence of clock skew? How much clock skew could the circuit endure before possibly violating the hold time?

| Cell  | <b>Propagation Delay</b> | <b>Contamination Delay</b> | <b>Setup Time</b> | Hold Time |
|-------|--------------------------|----------------------------|-------------------|-----------|
|       | (ps)                     | (ps)                       | (ps)              | (ps)      |
| NOT   | 6                        | 4                          |                   |           |
| NAND2 | 8                        | 6                          |                   |           |
| NOR2  | 10                       | 8                          |                   |           |
| NAND3 | 10                       | 8                          |                   |           |
| NOR3  | 12                       | 10                         |                   |           |
| Flop  | 20                       | 15                         | 10                | 5         |



## 2) Synchronizers

Do Exercise 3.36 from DDCA ARMed.

## 3) SystemVerilog

Do Exercises 4.2 and 4.13 from DDCA ARMed. Use behavioral Verilog for 4.13.

- 4) Impact on society: What mean time between failure would you target for a synchronizer in a life-critical medical device? Justify your choice. If the only synchronizer element readily available to you has a MTBF of 10<sup>9</sup> seconds, how could you achieve your target?
- 5) How long did you spend on this problem set? This will not count toward your grade but will help calibrate the workload.